Part Number Hot Search : 
KSR1007 ESDA6 2SK1837 LL4003G MC12028 1M44RB 5KP64 STD1560
Product Description
Full Text Search
 

To Download MAX1213NEGKD Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications ________________________________________________________________ maxim integrated products 1 19-3863; rev 0; 4/06 evaluation kit available for pricing delivery, and ordering information please contact maxim/dallas direct! at 1-888-629-4642, or visit maxim? website at www.maxim-ic.com. general description the max1213n is a monolithic, 12-bit, 170msps ana- log-to-digital converter (adc) optimized for outstanding dynamic performance at high-if frequencies beyond 300mhz. the product operates with conversion rates up to 170msps while consuming only 720mw. at 170msps and an input frequency up to 100mhz, the max1213n achieves an 87dbc spurious-free dynamic range (sfdr) with excellent 67.2db signal-to-noise ratio (snr) that remains flat (within 2db) for input tones up to 250mhz. this makes it ideal for wideband appli- cations such as communications receivers, cable-head end receivers, and power-amplifier predistortion in cel- lular base-station transceivers. the max1213n operates from a single 1.8v power sup- ply. the analog input is designed for ac-coupled differ- ential or single-ended operation. the adc also features a selectable on-chip divide-by-2 clock circuit that accepts clock frequencies as high as 340mhz. a low- voltage differential signal (lvds) sampling clock is recommended for best performance. the converter pro- vides lvds-compatible digital outputs with data format selectable to be either two? complement or offset binary. the max1213n is available in a 68-pin qfn package with exposed paddle (ep) and is specified over the industrial (-40? to +85?) temperature range. see the pin-compatible versions table for a complete selection of 8-bit, 10-bit, and 12-bit high-speed adcs in this family. applications base-station power-amplifier linearization cable-head end receivers wireless and wired broadband communications communications test equipment radar and satellite subsystems features ? 170msps conversion rate ? excellent low-noise characteristics snr = 67.2db at f in = 100mhz snr = 65.2db at f in = 250mhz ? excellent dynamic range sfdr = 87dbc at f in = 100mhz sfdr = 79dbc at f in = 250mhz ? single 1.8v supply ? 720mw power dissipation at f sample = 170msps and f in = 100mhz ? on-chip track-and-hold amplifier ? internal 1.24v-bandgap reference ? on-chip selectable divide-by-2 clock input ? lvds digital outputs with data clock output ? max1213nevkit available part temp range pin- package pkg code max1213negk-d -40 c to +85 c 68 qfn-ep* g6800-4 max1213negk+d -40 c to +85 c 68 qfn-ep* g6800-4 ordering information * ep = exposed paddle. + denotes lead-free package. d = dry pack. pin-compatible versions part resolution (bits) speed grade (m sps) on-chip buffer max1121 8 250 yes max1122 10 170 yes max1123 10 210 yes max1124 10 250 yes max1213 12 170 yes max1214 12 210 yes max1215 12 250 yes max1213n 12 170 no max1214n 12 210 no max1215n 12 250 no pin configuration appears at end of data sheet.
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications 2 _______________________________________________________________________________________ absolute maximum ratings electrical characteristics (av cc = ov cc = 1.8v, agnd = ognd = 0, f sample = 170mhz, differential clock input drive, 0.1? capacitor on refio, internal ref- erence, digital output pins differential r l = 100 ? . limits are for t a = -40? to +85?, unless otherwise noted. typical values are at t a = +25?.) (note 1) stresses beyond those listed under ?bsolute maximum ratings?may cause permanent damage to the device. these are stress rating s only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specificatio ns is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. av cc to agnd ......................................................-0.3v to +2.1v ov cc to ognd .....................................................-0.3v to +2.1v av cc to ov cc .......................................................-0.3v to +2.1v agnd to ognd ....................................................-0.3v to +0.3v inp, inn to agnd ....................................-0.3v to (av cc + 0.3v) all digital inputs to agnd........................-0.3v to (av cc + 0.3v) refio, refadj to agnd ........................-0.3v to (av cc + 0.3v) all digital outputs to ognd ....................-0.3v to (ov cc + 0.3v) continuous power dissipation (t a = +70?, multilayer board) 68-pin qfn-ep (derate 41.7mw/? above +70?).....3333mw current into any pin..........................................................?0ma operating temperature range ...........................-40? to +85? junction temperature .....................................................+150? storage temperature range ............................-60? to +150? lead temperature (soldering,10s) ..................................+300? parameter symbol conditions min typ max units dc accuracy resolution 12 bits integral nonlinearity inl f in = 10mhz (note 2) -2 0.55 +2 lsb differential nonlinearity dnl no missing codes (note 2) -1.0 0.3 +1.3 lsb transfer curve offset v os (note 2) -5 +5 mv offset temperature drift 10 ?/ c analog inputs (inp, inn) full-scale input voltage range v fs 1160 1380 mv p-p full-scale range temperature drift 50 ppm/ c common-mode input voltage v cm internally self-biased 0.74 v differential input capacitance c in 2.5 pf differential input resistance r in 1.8 k ? full-power analog bandwidth fpbw 700 mhz reference (refio, refadj) reference output voltage v refio refadj = agnd 1.18 1.24 1.30 v reference temperature drift 90 ppm/ c refadj input high voltage v refadj used to disable the internal reference av cc - 0.3 v sampling characteristics maximum sampling rate f sample 170 mhz minimum sampling rate f sample 20 mhz clock duty cycle set by clock-management circuit 40 to 60 % aperture delay t ad figures 5, 11 620 ps aperture jitter t aj figure 11 0.15 ps rms
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications _______________________________________________________________________________________ 3 electrical characteristics (continued) (av cc = ov cc = 1.8v, agnd = ognd = 0, f sample = 170mhz, differential clock input drive, 0.1? capacitor on refio, internal ref- erence, digital output pins differential r l = 100 ? . limits are for t a = -40? to +85?, unless otherwise noted. typical values are at t a = +25?.) (note 1) parameter symbol conditions min typ max units clock inputs (clkp, clkn) differential clock input amplitude (note 3) 200 500 mv p-p clock input common-mode voltage range internally self-biased 1.15 ?.25 v clock differential input resistance r clk 11 ?5% k ? clock differential input capacitance c clk 5pf dynamic characteristics (at a in = -1dbfs) f in = 10mhz 66.5 67.7 f in = 100mhz 66.2 67.2 f in = 200mhz 66 signal-to-noise ratio snr f in = 250mhz 65.2 db f in = 10mhz 66.1 67.6 f in = 100mhz 65.7 67.1 f in = 200mhz 65.8 signal-to-noise and distortion sinad f in = 250mhz 64.9 db f in = 10mhz 75.0 88 f in = 100mhz 74.5 87.0 f in = 200mhz 80 spurious-free dynamic range sfdr f in = 250mhz 79 dbc f in = 10mhz -88 -75.0 f in = 100mhz -87 -74.5 f in = 200mhz -80 worst harmonics (hd2 or hd3) f in = 250mhz -79 dbc two-tone intermodulation distortion ttimd f in1 = 97mhz at -7dbfs, f in2 = 100mhz at -7dbfs -86 dbc lvds digital outputs (d0p/n?11p/n, orp/n) differential output voltage |v od |r l = 100 ? = ?
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications 4 _______________________________________________________________________________________ electrical characteristics (continued) (av cc = ov cc = 1.8v, agnd = ognd = 0, f sample = 170mhz, differential clock input drive, 0.1? capacitor on refio, internal ref- erence, digital output pins differential r l = 100 ? . limits are for t a = -40? to +85?, unless otherwise noted. typical values are at t a = +25?.) (note 1) parameter symbol conditions min typ max units lvcmos digital inputs (clkdiv, t /b) digital input-voltage low v il 0.2 x av cc v digital input-voltage high v ih 0.8 x av cc v timing characteristics clk-to-data propagation delay t pdl figure 5 1.98 ns clk-to-dclk propagation delay t cpdl figure 5 4.58 ns dclk-to-data propagation delay t cpdl - t pdl figure 5 (note 3) 2.30 2.56 2.82 ns lvds output rise time t rise 20% to 80%, c l = 5pf 450 ps lvds output fall time t fall 20% to 80%, c l = 5pf 450 ps output data pipeline delay t latency figure 5 11 clock cycles power requirements analog supply voltage range av cc 1.70 1.80 1.90 v digital supply voltage range ov cc 1.70 1.80 1.90 v analog supply current i avcc f in = 100mhz 337 366 ma digital supply current i ovcc f in = 100mhz 63 69 ma analog power dissipation p diss f in = 100mhz 720 783 mw offset 1.8 mv/v power-supply rejection ratio (note 4) psrr gain 1.5 %fs/v note 1: values at t a +25? guaranteed by production test, values at t a < +25? guaranteed by design and characterization. note 2: static linearity and offset parameters are computed from an end-point curve fit. note 3: parameter guaranteed by design and characterization: t a = -40? to +85?. note 4: psrr is measured with both analog and digital supplies connected to the same potential.
max1213n 1.8v, low-power 12-bit, 170msps adc for broadband applications _______________________________________________________________________________________ 5 fft plot (8192-point data record) max1213n toc01 analog input frequency (mhz) amplitude (dbfs) -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 -110 2 f sample = 170mhz f in = 12.471mhz a in = -1.03dbfs snr = 67.7db sinad = 67.6db thd = -86.4dbc sfdr = 88.27dbc hd2 = -88.27dbc hd3 = -101.7dbc 3 4 5 70 60 40 50 20 30 10 0 80 fft plot (8192-point data record) max1213n toc02 analog input frequency (mhz) amplitude (dbfs) -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 -110 f sample = 170mhz f in = 99.962mhz a in = -0.997dbfs snr = 67.2db sinad = 67.1db thd = -85dbc sfdr = 86.2dbc hd2 = -95.6dbc hd3 = -86.2dbc 3 5 2 4 70 60 40 50 20 30 10 0 80 fft plot (8192-point data record) max1213n toc03 analog input frequency (mhz) amplitude (dbfs) -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 -110 f sample = 170mhz f in = 199.488mhz a in = -0.942dbfs snr = 65.7db sinad = 65.3db thd = -75.7dbc sfdr = 77.4dbc hd2 = -77.4dbc hd3 = -81.5dbc 70 60 40 50 20 30 10 0 80 5 4 2 3 fft plot (8192-point data record) max1213n toc04 analog input frequency (mhz) amplitude (dbfs) -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 -110 f sample = 170mhz f in = 250.040mhz a in = -0.997dbfs snr = 64.85db sinad = 64.6db thd = -77.3dbc sfdr = 79.2dbc hd2 = -79.2dbc hd3 = -83.3dbc 70 60 40 50 20 30 10 0 80 2 4 5 3 two-tone imd plot (8192-point data record) max1213n toc05 analog input frequency (mhz) amplitude (dbfs) -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 -110 f in2 f sample = 170mhz f in1 = 96.973877mhz f in2 = 99.9621582mhz a in1 = a in2 = -7dbfs imd = -86dbc 2f in2 - f in1 2f in1 - f in2 f in1 70 60 40 50 20 30 10 0 80 snr/sinad vs. analog input frequency (f sample = 170mhz, a in = -1dbfs) max1213n toc06 f in (mhz) snr/sinad (db) 250 200 150 100 50 50 55 60 65 70 45 0 300 snr sinad sfdr/(-thd) vs. analog input frequency (f sample = 170mhz, a in = -1dbfs) max1213n toc07 f in (mhz) sfdr/(-thd) (dbc) 250 200 150 100 50 50 55 60 65 70 75 80 85 90 95 100 45 0 300 sfdr -thd hd2/hd3 vs. analog input frequency (f sample = 170mhz, a in = -1dbfs) max1213n toc08 f in (mhz) hd2/hd3 (dbc) 250 200 150 100 50 -105 -100 -95 -90 -85 -80 -75 -70 -65 -60 -55 -50 -110 0 300 hd2 hd3 snr/sinad vs. analog input amplitude (f sample = 170mhz, f in = 64.985mhz) max1213n toc09 analog input amplitude (dbfs) snr/sinad (db) -5 -10 -15 -20 -25 -30 -35 -40 -45 -50 10 20 30 40 50 60 70 0 -55 0 snr sinad t ypical operating characteristics (av cc = ov cc = 1.8v, agnd = ognd = 0, f sample = 170mhz, a in = -1dbfs, see each toc for detailed information on test condi- tions, differential input drive, differential sine-wave clock input drive, 0.1? capacitor on refio, internal reference, digita l output pins differential r l = 100 ? , t a = +25?.)
max1213n 1.8v, low-power 12-bit, 170msps adc for broadband applications 6 _______________________________________________________________________________________ sfdr/(-thd) vs. analog input amplitude (f sample = 170mhz, f in = 64.985mhz) max1213n toc10 analog input amplitude (dbfs) sfdr/(-thd) (dbc) -5 -10 -20 -15 -45 -40 -35 -30 -25 -50 35 40 45 50 55 60 65 70 75 80 85 90 95 100 30 -55 0 sfdr -thd hd2/hd3 vs. analog input amplitude (f sample = 170mhz, f in = 64.985mhz) max1213n toc11 analog input amplitude (dbfs) hd2/hd3 (dbc) -5 -10 -50 -45 -40 -30 -25 -20 -35 -15 -100 -90 -80 -70 -60 -50 -40 -30 -110 -55 0 hd2 hd3 snr/sinad vs. sample frequency (f in = 64.985mhz, a in = -1dbfs) max1213n toc12 f sample (mhz) snr/sinad (db) 160 140 120 100 80 60 40 20 45 50 55 60 65 70 75 40 0 180 snr sinad max1213n toc13 f sample (mhz) sfdr/(-thd) (dbc) 160 140 100 120 40 60 80 20 55 60 65 70 75 80 85 90 95 100 50 0 180 sfdr/(-thd) vs. sample frequency (f in = 64.985mhz, a in = -1dbfs) sfdr -thd hd2/hd3 vs. sample frequency (f in = 64.985mhz, a in = -1dbfs) max1213n toc14 f sample (mhz) hd2/hd3 (dbc) 160 140 100 120 40 60 80 20 -115 -110 -105 -100 -95 -90 -85 -80 -75 -70 -65 -60 -120 0 180 hd3 hd2 total power dissipation vs. sample frequency (f in = 64.985mhz, a in = -1dbfs) max1213n toc15 f sample (mhz) p diss (-15mw) 155 140 35 50 65 95 110 80 125 0.610 0.635 0.660 0.685 0.710 0.735 0.760 0.785 0.585 20 170 -1.0 -0.6 -0.8 -0.2 -0.4 0.2 0 0.4 0.8 0.6 1.0 0 1024 1536 512 2048 2560 3072 3584 4096 integral nonlinearity vs. digital output code max1213n toc16 digital output code inl (lsb) f in = 12.5mhz -1.0 -0.6 -0.8 -0.2 -0.4 0.2 0 0.4 0.8 0.6 1.0 0 1024 1536 512 2048 2560 3072 3584 4096 differential nonlinearity vs. digital output code max1213n toc17 digital output code dnl (lsb) f in = 12.5mhz gain bandwidth plot (f sample = 170mhz, a in = -1dbfs) max1213n toc18 analog input frequency (mhz) gain (db) 10 100 -6 -5 -4 -3 -2 -1 0 1 -7 1 1000 t ypical operating characteristics (continued) (av cc = ov cc = 1.8v, agnd = ognd = 0, f sample = 170mhz, a in = -1dbfs, see each toc for detailed information on test condi- tions, differential input drive, differential sine-wave clock input drive, 0.1? capacitor on refio, internal reference, digita l output pins differential r l = 100 ? , t a = +25?.)
max1213n 1.8v, low-power 12-bit, 170msps adc for broadband applications _______________________________________________________________________________________ 7 sinad 60.5 63.5 62.5 61.5 64.5 65.5 66.5 67.5 68.5 69.5 70.5 -40 10 -15 35 60 85 snr/sinad vs. temperature (f sample = 170mhz, f in = 100mhz, a in = -1dbfs) max1213n toc19 temperature ( c) snr/sinad (db) snr 50 55 60 65 70 75 80 85 90 -40 -15 10 35 60 85 sfdr/(-thd) vs. temperature (f sample = 170mhz, f in = 100mhz, a in = -1dbfs) max1213n toc20 sfdr/(-thd) (dbc) temperature ( c) sfdr -thd 50 65 60 55 70 75 80 85 90 95 100 -40 10 -15 35 60 85 hd2/hd3 vs. temperature (f sample = 170mhz, f in = 100mhz, a in = -1dbfs) max1213n toc21 temperature ( c) hd2/hd3 (dbc) hd2 hd3 snr/sinad vs. supply voltage (f in = 64.985mhz, a in = -1dbfs) max1213n toc22 supply voltage (v) snr/sinad (db) 1.85 1.80 1.75 61 62 63 64 65 66 67 68 69 70 60 1.70 1.90 snr sinad t ypical operating characteristics (continued) (av cc = ov cc = 1.8v, agnd = ognd = 0, f sample = 170mhz, a in = -1dbfs, see each toc for detailed information on test condi- tions, differential input drive, differential sine-wave clock input drive, 0.1? capacitor on refio, internal reference, digita l output pins differential r l = 100 ? , t a = +25?.) sfdr/(-thd) vs. supply voltage (f in = 64.985mhz, a in = -1dbfs) max1213n toc23 supply voltage (v) sfdr/(-thd) (dbc) 1.85 1.80 1.75 73 76 79 82 85 88 91 94 97 100 70 1.70 1.90 -thd sfdr hd2/hd3 vs. supply voltage (f in = 64.985mhz, a in = -1dbfs) max1213n toc24 supply voltage (v) hd2/hd3 (dbc) 1.85 1.80 1.75 -115 -110 -105 -100 -95 -90 -85 -80 -75 -70 -120 1.70 1.90 hd3 hd2 reference voltage vs. supply voltage (f in = 64.985mhz, a in = -1dbfs) max1213n toc25 supply voltage (v) v ref (v) 1.243 1.244 1.245 1.246 1.247 1.248 1.249 1.250 1.242 1.85 1.80 1.75 1.70 1.90
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications 8 _______________________________________________________________________________________ pin description pin name function 1, 6, 11?4, 20, 25, 62, 63, 65 av cc analog supply voltage. bypass av cc to agnd with a parallel combination of 0.1? and 0.22? capacitors for best decoupling results. connect all av cc inputs together. see the grounding, bypassing, and board layout considerations section. 2, 5, 7, 10, 15, 16, 18, 19, 21, 24, 64, 66, 67 agnd analog converter ground. connect all agnd inputs together. 3 refio reference input/output. pull refadj high to allow refio to accept an external reference. pull refadj low to activate the internal 1.24v-bandgap reference. connect a 0.1? capacitor from refio to agnd for both internal and external reference. 4 refadj reference adjust input. refadj allows for fsr adjustments by placing a resistor or trim potentiometer between refadj and agnd (decreases fsr) or refadj and refio (increases fsr). connect refadj to av cc to override the internal reference with an external source connected to refio. connect refadj to agnd to allow the internal reference to determine the fsr of the data converter. see the fsr adjustment using the internal bandgap reference section. 8 inp positive analog input terminal. internally self-biased to 0.74v. 9 inn negative analog input terminal. internally self-biased to 0.74v. 17 clkdiv clock divider input. clkdiv controls the sampling frequency relative to the input clock frequency. clkdiv has an internal pulldown resistor. clkdiv = 0: sampling frequency is at one-half the input clock frequency. clkdiv = 1: sampling frequency is equal to the input clock frequency. 22 clkp true clock input. apply an lvds-compatible input level to clkp. internally self-biased to 1.15v. 23 clkn complementary clock input. apply an lvds-compatible input level to clkn. internally self- biased to 1.15v. 26, 45, 61 ognd digital converter ground. ground connection for digital circuitry and output drivers. connect all ognd inputs together. 27, 28, 41, 44, 60 ov cc digital supply voltage. bypass ov cc with a 0.1? capacitor to ognd. connect all ov cc inputs together. see the grounding, bypassing, and board layout considerations section. 29 d0n complementary output bit 0 (lsb) 30 d0p true output bit 0 (lsb) 31 d1n complementary output bit 1 32 d1p true output bit 1 33 d2n complementary output bit 2 34 d2p true output bit 2 35 d3n complementary output bit 3 36 d3p true output bit 3
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications _______________________________________________________________________________________ 9 pin description (continued) pin name function 37 d4n complementary output bit 4 38 d4p true output bit 4 39 d5n complementary output bit 5 40 d5p true output bit 5 42 dclkn complementary clock output. this output provides an lvds-compatible output level and can be used to synchronize external devices to the converter clock. 43 dclkp true clock output. this output provides an lvds-compatible output level and can be used to synchronize external devices to the converter clock. 46 d6n complementary output bit 6 47 d6p true output bit 6 48 d7n complementary output bit 7 49 d7p true output bit 7 50 d8n complementary output bit 8 51 d8p true output bit 8 52 d9n complementary output bit 9 53 d9p true output bit 9 54 d10n complementary output bit 10 55 d10p true output bit 10 56 d11n complementary output bit 11 (msb) 57 d11p true output bit 11 (msb) 58 orn complementary out-of-range control bit output. if an out-of-range condition is detected, bit orn flags this condition by transitioning low. 59 orp true out-of-range control bit output. if an out-of-range condition is detected, bit orp flags this condition by transitioning high. 68 t /b output format select. this lvcmos-compatible input controls the digital output format of the max1213n. t /b has an internal pulldown resistor. t /b = 0: two?-complement output format. t /b = 1: binary output format. ?p exposed paddle. the exposed paddle is located on the backside of the chip and must be connected to agnd.
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications 10 ______________________________________________________________________________________ detailed description theory of operation the max1213n uses a fully differential pipelined archi- tecture that allows for high-speed conversion, opti- mized accuracy, and linearity while minimizing power consumption. both positive (inp) and negative/complementary analog input terminals (inn) are centered around a 0.74v com- mon-mode voltage, and accept a differential analog input voltage swing of v fs / 4 each, resulting in a typi- cal 1.38v p-p differential full-scale signal swing. inputs inp and inn are sampled when the differential sampling clock signal transitions high. when using the clock- divide mode, the analog inputs are sampled at every other high transition of the differential sampling clock. each pipeline converter stage converts its input voltage to a digital output code. at every stage, except the last, the error between the input voltage and the digital out- put code is multiplied and passed along to the next pipeline stage. digital error correction compensates for adc comparator offsets in each pipeline stage and ensures no missing codes. the result is a 12-bit parallel digital output word in user-selectable two?-complement or offset binary output formats with lvds-compatible output levels. see figure 1 for a more detailed view of the max1213n architecture. max1213n av cc 900 ? common- mode buffer 900 ? d0p/n dclkp dclkn d1p/n d2p/n lvds data port ov cc agnd ognd t/h 12-bit pipeline adc clock management reference clkdiv clkn clkp refadj refio inp inn div1/div2 d11p/n orp/orn t/b figure 1. block diagram
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications ______________________________________________________________________________________ 11 analog inputs (inp, inn) inp and inn are the fully differential inputs of the max1213n. differential inputs usually feature good rejection of even-order harmonics, which allows for enhanced ac performance as the signals are progress- ing through the analog stages. the max1213n analog inputs are self-biased at a 0.74v common-mode voltage and allow a 1.38v p-p differential input voltage swing (figure 2). both inputs are self-biased through 900 ? resistors, resulting in a typical differential input resis- tance of 1.8k ? . drive the analog inputs of the max1213n in ac-coupled configuration to achieve the best dynamic performance. see the transformer- coupled, differential analog input drive section. max1213n 12-bit pipeline adc c s from clock- management block t/h to common mode c s c p inp inp inp - inn v cm + v fs / 4 v cm - v fs / 4 +v fs / 2 -v fs / 2 gnd gnd v cm inn inn c s is the sampling capacitance c p is the parasitic capacitance 1pf av cc 900 ? 900 ? c p 1.38v differential fsr figure 2. simplified analog input architecture and allowable input voltage range
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications 12 ______________________________________________________________________________________ on-chip reference circuit the max1213n features an internal 1.24v-bandgap refer- ence circuit (figure 3), which, in combination with an internal reference-scaling amplifier, determines the fsr of the max1213n. bypass refio with a 0.1? capacitor to agnd. to compensate for gain errors or increase/de- crease the adc? fsr, the voltage of this bandgap refer- ence can be indirectly adjusted by adding an external resistor (e.g., 100k ? trim potentiometer) between refadj and agnd or refadj and refio. see the applications information section for a detailed description of this process. to disable the internal reference, connect refadj to av cc . apply an external, stable reference to set the converter? full scale. to enable the internal reference, connect refadj to agnd. clock inputs (clkp, clkn) drive the clock inputs of the max1213n with an lvds- or lvpecl-compatible clock to achieve the best dynam- ic performance. the clock signal source must be of high quality and low phase noise to avoid any degradation in the noise performance of the adc. the clock inputs (clkp, clkn) are internally biased to 1.15 v and accept a typical 0.5v p-p differential signal swing (figure 4). see the differential, ac-coupled lvpecl-compatible clock input section for more circuit details on how to drive clkp and clkn appropriately. although not recom- mended, the clock inputs also accept a single-ended input signal. the max1213n also features an internal clock-man- agement circuit (duty-cycle equalizer) that ensures the clock signal applied to inputs clkp and clkn is processed to provide a 50% duty-cycle clock signal that desensitizes the performance of the converter to variations in the duty cycle of the input clock source. note that the clock duty-cycle equalizer cannot be turned off externally and requires a minimum 20mhz clock frequency to allow the device to meet data sheet specifications. max1213n reference buffer adc full scale = reft - refb reft: top of reference ladder. refb: bottom of reference ladder. 1v av cc av cc / 2 g control line to disable reference buffer reference- scaling amplifier refio refadj* 0.1 f 100 ? * *refadj may be shorted to agnd directly. reft refb figure 3. simplified reference architecture 2.89k ? av dd agnd clkn clkp 5.35k ? 5.35k ? 5.35k ? figure 4. simplified clock input architecture
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications ______________________________________________________________________________________ 13 data clock outputs (dclkp, dclkn) the max1213n features a differential clock output, which can be used to latch the digital output data with an external latch or receiver. additionally, the clock out- put can be used to synchronize external devices (e.g., fpgas) to the adc. dclkp and dclkn are differential outputs with lvds-compatible voltage levels. there is a 4.58ns delay time between the rising (falling) edge of clkp (clkn) and the rising edge of dclkp (dclkn). see figure 5 for timing details. divide-by-2 clock control (clkdiv) the max1213n offers a clock control line (clkdiv), which supports the reduction of clock jitter in a system. connect clkdiv to ognd to enable the adc? internal divide-by-2 clock divider. data is now updated at one- half the adc? input clock rate. clkdiv has an internal pulldown resistor and can be left open for applications that require this divide-by-2 mode. connecting clkdiv to ov cc disables the divide-by-2 mode. system timing requirements figure 5 shows the relationship between the clock input and output, analog input, sampling event, and data out- put. the max1213n samples on the rising (falling) edge of clkp (clkn). output data is valid on the next rising (falling) edge of the dclkp (dclkn) clock, but has an internal latency of 11 clock cycles. digital outputs (d0p/n?11p/n, dclkp/n, orp/n) and control input t /b digital outputs d0p/n?11p/n, dclkp/n, and orp/n are lvds compatible, and data on d0p/n?11p/n is presented in either binary or two?-complement format (table 1). the t /b control line is an lvcmos-compatible input, which allows the user to select the desired output format. pulling t /b low outputs data in two? complement and pulling it high presents data in offset binary format on the 12-bit parallel bus. t /b has an internal pulldown resistor and may be left unconnected in applications using only two?-complement output format. all lvds outputs provide a typical 0.325v voltage swing around a 1.2v common-mode voltage, and must be terminated at the far end of each transmission line pair (true and com- plementary) with 100 ? . apply a 1.7v to 1.9v voltage supply at ov cc to power the lvds outputs. the max1213n offers an additional differential output pair (orp, orn) to flag out-of-range conditions, where out-of-range is above positive or below negative full scale. an out-of-range condition is identified with orp (orn) transitioning high (low). note: although a differential lvds output architecture reduces single-ended transients to the supply and ground planes, capacitive loading on the digital out- puts should still be kept as low as possible. using lvds buffers on the digital outputs of the adc when driving larger loads may improve overall performance and reduce system-timing constraints. sampling event inp inn clkn clkp dclkn dclkp d0p/d0n d11p/d11n orp/n t pdl t cpdl - t pdl ~ 0.4 x t sample with t sample = 1 / f sample note: the adc samples on the rising edge of clkp. the rising edge of dclkp can be used to externally latch the output data. nn + 1 n + 10 n - 9 n - 10 n - 1 n - 1 n + 11 n + 12 n + 1 n - 11 n - 11 n n - 10 n + 1 n sampling event sampling event sampling event sampling event t latency t cpdl t ad t ch t cl figure 5. simplified lvds output architecture
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications 14 ______________________________________________________________________________________ table 1. max1213n digital output coding inp analog input voltage level inn analog input voltage level out-of-range orp (orn) binary digital output code (d11p/n?0p/n) two?-complement digital output code (d11p/n?0p/n) > v cm + v fs / 4 < v cm - v fs / 4 1 (0) 1111 1111 1111 (exceeds +fs, or set) 0111 1111 1111 (exceeds +fs, or set) v cm + v fs / 4 v cm - v fs / 4 0 (1) 1111 1111 1111 (+fs) 0111 1111 1111 (+fs) v cm v cm 0 (1) 1000 0000 0000 or 0111 1111 1111 (fs/2) 0000 0000 0000 or 1111 1111 1111 (fs/2) v cm - v fs / 4 v cm + v fs / 4 0 (1) 0000 0000 0000 (-fs) 1000 0000 0000 (-fs) < v cm + v fs / 4 > v cm - v fs / 4 1 (0) 00 0000 0000 (exceeds -fs, or set) 10 0000 0000 (exceeds -fs, or set) applications information fsr adjustments using the internal bandgap reference the max1213n supports a 10% (?%) full-scale adjustment range. to decrease the full-scale signal range, add an external resistor value ranging from 13k ? to 1m ? between refadj and agnd. adding a variable resistor, potentiometer, or predetermined resis- tor value between refadj and refio increases the fsr of the data converter. figure 6a shows the two possible configurations and their impact on the overall full-scale range adjustment of the max1213n. do not use resistor values of less than 13k ? to avoid instability of the internal gain regulation loop for the bandgap ref- erence. see figure 6b for the resulting fsr for a series of resistor values. max1213n reference buffer adc full scale = reft - refb configuration to increase the fsr of the max1213n 1v av cc av cc / 2 g control line to disable reference buffer reference- scaling amplifier refio refadj 0.1 f reft refb 13k ? to 1m ? max1213n reference buffer adc full scale = reft - refb configuration to decrease the fsr of the max1213n 1v av cc av cc / 2 g control line to disable reference buffer reference- scaling amplifier refio refadj 0.1 f reft refb 13k ? to 1m ? figure 6a. circuit suggestions to adjust the adc? full-scale range
differential, ac-coupled, lvpecl-compatible clock input the max1213n dynamic performance depends on the use of a very clean clock source. the phase noise floor of the clock source has a negative impact on the snr performance. spurious signals on the clock signal source also affect the adc? dynamic range. the pre- ferred method of clocking the max1213n is differential- ly with lvds- or lvpecl-compatible input levels. the fast data transition rates of these logic families minimize the clock-input circuitry? transition uncertainty, thereby improving the snr performance. to accomplish this, a 50 ? reverse-terminated clock signal source with low phase noise is ac-coupled into a fast differential receiver such as the mc100lvel16 (figure 7). the receiver produces the necessary lvpecl output levels to drive the clock inputs of the data converter. max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications ______________________________________________________________________________________ 15 fs voltage vs. fs adjust resistor max1213n fig06b fs adjust resistor (k ? ) v fs (v) 800 900 700 500 600 200 300 400 100 1.16 1.18 1.20 1.22 1.24 1.26 1.28 1.30 1.32 1.34 1.14 0 1000 resistor value applied between refadj and agnd decreases v fs resistor value applied between refadj and refio increases v fs figure 6b. fs adjustment range vs. fs adjustment resistor mc100lvel16d agnd ognd d0p/n?11p/n, orp/n av cc v clk 0.1 f 0.1 f 0.1 f 0.1 f 0.01 f single-ended input terminal 150 ? 150 ? clkp clkn inp inn ov cc 12 2 8 45 7 6 3 50 ? 10k ? 510 ? 510 ? max1213n figure 7. differential, ac-coupled, pecl-compatible clock input configuration
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications 16 ______________________________________________________________________________________ 12 d0p/n?11p/n, orp/n av cc ov cc agnd 0.1 f 0.1 f inp inn adt1-1wt 1 5 3 4 2 6 3 5 1 6 2 4 single-ended input terminal 24.9 ? adt1-1wt 24.9 ? 10 ? 1% 10 ? 1% ognd 0.1 f max1213n agnd ognd d0p/n?11p/n, orp/n av cc inp 49.9 ? 1% 49.9 ? 1% inn ov cc 12 max1213n 0.1 f single-ended input terminal 0.1 f figure 8. analog input configuration with back-to-back transformers and secondary-side termination figure 9. single-ended, ac-coupled analog input configuration transformer-coupled, differential analog input drive the max1213n provides the best sfdr and thd with fully differential input signals and it is not recommended to drive the adc inputs in single-ended configuration. in differential input mode, even-order harmonics are usually lower since inp and inn are balanced, and each of the adc inputs only requires half the signal swing compared to a single-ended configuration. wideband rf transformers provide an excellent solu- tion to convert a single-ended signal to a fully differen- tial signal, required by the max1213n to reach its optimum dynamic performance. apply a secondary- side termination of a 1:1 transformer (e.g., mini-circuit? adt1-1wt) into two separate 24.9 ? resistors. higher source impedance values can be used at the expense of degradation in dynamic performance. this configu- ration optimizes thd and sfdr performance of the adc by reducing the effects of transformer parasitics. however, the source impedance combined with the shunt capacitance provided by a pc board and the adc? parasitic capacitance limit the adc? full-power input bandwidth. to further enhance thd and sfdr performance at high input frequencies (> 100mhz), a second transformer (figure 8) should be placed in series with the single- ended-to-differential conversion transformer. this trans- former reduces the increase of even-order harmonics at high frequencies. single-ended, ac-coupled analog inputs although not recommended, the max1213n can be used in single-ended mode (figure 9). ac-couple the analog signals to the positive input inp through a 0.1? capacitor terminated with a 49.9 ? resistor to agnd. terminate the negative input inn with a 49.9 ? resistor in series with a 0.1? capacitor to agnd. in single-ended mode, the input range is limited to approximately half of the fsr of the device, and dynamic performance usually degrades.
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications ______________________________________________________________________________________ 17 grounding, bypassing, and board layout considerations the max1213n requires board-layout design tech- niques suitable for high-speed data converters. this adc provides separate analog and digital power sup- plies. the analog and digital supply voltage pins accept 1.7v to 1.9v input voltage ranges. although both supply types can be combined and supplied from one source, it is recommended to use separate sources to cut down on performance degradation caused by digital switch- ing currents, which can couple into the analog supply network. isolate analog and digital supplies (av cc and ov cc ) where they enter the pc board with separate net- works of ferrite beads and capacitors to their corre- sponding grounds (agnd, ognd). to achieve optimum performance, provide each supply with a separate network of a 47f tantalum capacitor and parallel combinations of 10f and 1f ceramic capacitors. additionally, the adc requires each supply pin to be bypassed with separate 0.1f ceramic capacitors (figure 10). locate these capacitors directly at the adc supply pins or as close as possible to the max1213n. choose surface-mount capacitors, whose preferred location should be on the same side as the converter to save space and minimize the inductance. if close placement on the same side is not possible, these bypassing capacitors may be routed through vias to the bottom side of the pc board. multilayer boards with separated ground and power planes produce the highest level of signal integrity. consider the use of a split ground plane arranged to match the physical location of analog and digital ground on the adc? package. the two ground planes should be joined at a single point so the noisy digital ground currents do not interfere with the analog ground plane. the dynamic currents that may need to travel long distances before they are recombined at a com- mon source ground, resulting in large and undesirable ground loops, are a major concern with this approach. ground loops can degrade the input noise by coupling back to the analog front-end of the converter, resulting in increased spurious activity, leading to decreased noise performance. alternatively, all ground pins could share the same ground plane, if the ground plane is sufficiently isolated from any noisy, digital systems ground. to minimize the coupling of the digital output signals from the analog input, segregate the digital output bus carefully from the analog input circuitry. to further minimize the effects of digital noise coupling, ground return vias can be posi- tioned throughout the layout to divert digital switching currents away from the sensitive analog sections of the adc. this approach does not require split ground planes, but can be accomplished by placing substantial ground connections between the analog front-end and the digital outputs. agnd note: each power-supply pin (analog and digital) should be decoupled with an individual 0.1 f capacitor as close as possible to the adc. bypassing?dc level bypassing?oard level analog power- supply source ognd agnd ognd d0p/n?11p/n, orp/n 1 f 10 f 0.1 f 0.1 f 47 f av cc ov cc 12 max1213n av cc digital/output driver power- supply source 1 f 10 f47 f ov cc figure 10. grounding, bypassing, and decoupling recommendations for the max1213n
the max1213n is packaged in a 68-pin qfn-ep pack- age (package code: g6800-4) , providing greater design flexibility, increased thermal dissipation, and optimized ac performance of the adc. the exposed paddle (ep) must be soldered down to agnd. in this package, the data converter die is attached to an ep lead frame with the back of this frame exposed at the package bottom surface, facing the pc board side of the package. this allows a solid attachment of the package to the board with standard infrared (ir) flow soldering techniques. thermal efficiency is one of the factors for selecting a package with an exposed paddle for the max1213n. the exposed paddle improves thermal and ensures a solid ground connection between the adc and the pc board? analog ground layer. considerable care must be taken when routing the digi- tal output traces for a high-speed, high-resolution data converter. keep trace lengths at a minimum and place minimal capacitive loading (less than 5pf) on any digi- tal trace to prevent coupling to sensitive analog sec- tions of the adc. it is recommended running the lvds output traces as differential lines with 100 ? matched impedance from the adc to the lvds load device. static parameter definitions integral nonlinearity (inl) integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. this straight line can be either a best straight-line fit or a line drawn between the end points of the transfer function, once off- set and gain errors have been nullified. the static lineari- ty parameters for the max1213n are measured using the histogram method with a 10mhz input frequency. differential nonlinearity (dnl) differential nonlinearity is the difference between an actual step width and the ideal value of 1 lsb. a dnl error specification of less than 1 lsb guarantees no missing codes and a monotonic transfer function. the max1213n? dnl specification is measured with the histogram method based on a 10mhz input tone. dynamic parameter definitions aperture jitter figure 11 shows the aperture jitter (t aj ), which is the sample-to-sample variation in the aperture delay. aperture delay aperture delay (t ad ) is the time defined between the rising edge of the sampling clock and the instant when an actual sample is taken (figure 11). signal-to-noise ratio (snr) for a waveform perfectly reconstructed from digital sam- ples, the theoretical maximum snr is the ratio of the full- scale analog input (rms value) to the rms quantization error (residual error). the ideal, theoretical minimum ana- log-to-digital noise is caused by quantization error only and results directly from the adc? resolution (n bits): snr [max] = 6.02 x n + 1.76 in reality, other noise sources such as thermal noise, clock jitter, signal phase noise, and transfer function nonlinearities also contribute to the snr calculation and should be considered when determining the signal-to- noise ratio in adc. the snr for the max1213n is speci- fied in decibels (db), however, snr can also be specified in dbfs. to obtain the snr in dbfs, simply subtract the amplitude of the input tone (this number is given in dbfs) at which the snr is measured from the snr number in db. for example, an adc having an snr of 67db resulting from an input tone with amplitude -1dbfs will have an snr of 67 - (-1) = 68dbfs. signal-to-noise plus distortion (sinad) sinad is computed by taking the ratio of the rms sig- nal to all spectral components excluding the fundamen- tal and the dc offset. in the case of the max1213n, sinad is computed from a curve fit. max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications 18 ______________________________________________________________________________________ hold analog input sampled data (t/h) t/h t ad t aj track track clkn clkp figure 11. aperture jitter/delay specifications
spurious-free dynamic range (sfdr) sfdr is the ratio of the rms amplitude of the carrier frequency (maximum signal component) to the rms value of the next-largest noise or harmonic distortion component. sfdr is usually measured in dbc with respect to the carrier frequency amplitude or in dbfs with respect to the adc? full-scale range. intermodulation distortion (imd) imd is the ratio of the rms sum of the intermodulation products to the rms sum of the two fundamental input tones. this is expressed as: the fundamental input tone amplitudes (v 1 and v 2 ) are at -7dbfs. the intermodulation products are the amplitudes of the output spectrum at the following frequencies: second-order intermodulation products: f in1 + f in2 , f in2 - f in1 third-order intermodulation products: 2 x f in1 - f in2 , 2 x f in2 - f in1 , 2 x f in1 + f in2 , 2 x f in2 + f in1 fourth-order intermodulation products: 3 x f in1 - f in2 , 3 x f in2 - f in1 , 3 x f in1 + f in2 , 3 x f in2 + f in1 fifth-order intermodulation products: 3 x f in1 - 2 x f in2 , 3 x f in2 - 2 x f in1 , 3 x f in1 + 2 x f in2 , 3 x f in2 + 2 x f in1 full-power bandwidth a large -1dbfs analog input signal is applied to an adc and the input frequency is swept up to the point where the amplitude of the digitized conversion result has decreased by 3db. the -3db point is defined as the full-power input bandwidth frequency of the adc. imd vv v v vv im im im imn log ...... = ++++ + ? ? ? ? ? ? ? ? 20 1 2 2 2 3 22 1 2 2 2 max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications ______________________________________________________________________________________ 19 pin configuration 58 59 60 61 62 54 55 56 57 63 38 39 40 41 42 43 44 45 46 47 av cc agnd av cc top view av cc ognd ov cc orp orn d11p d11n d10p d10n 52 53 d9p d9n agnd agnd av cc clkn clkp av cc agnd ov cc ognd d0n ov cc d1n d0p d1p d6p d6n ognd ov cc dclkp dclkn ov cc d5p d5n d4p 35 36 37 d4n d3p d3n agnd inn inp agnd av cc agnd agnd av cc av cc av cc agnd refadj refio agnd 48 d7n av cc 64 agnd 65 66 67 agnd agnd av cc 68 t/b 23 22 21 20 19 27 26 25 24 18 29 28 32 31 30 d2n d2p 34 33 49 50 d8n d7p ep 51 d8p 11 10 9 8 7 6 5 4 3 2 16 15 14 13 12 1 clkdiv ep = exposed paddle 17 max1213n qfn
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications 20 ______________________________________________________________________________________ 68l qfn.eps c 1 2 21-0122 package outline, 68l qfn, 10x10x0.9 mm package information (the package drawing(s) in this data sheet may not reflect the most current specifications. for the latest package outline info rmation go to www.maxim-ic.com/packages .) for the max1213n, the package code is g6800-4.
max1213n 1.8v, low-power, 12-bit, 170msps adc for broadband applications maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a maxim product. no circu it patent licenses are implied. maxim reserves the right to change the circuitry and specifications without notice at any time. maxim integrated products, 120 san gabriel drive, sunnyvale, ca 94086 408-737-7600 ____________________ 21 2006 maxim integrated products printed usa is a registered trademark of maxim integrated products, inc. c 1 2 21-0122 package outline, 68l qfn, 10x10x0.9 mm package information (continued) (the package drawing(s) in this data sheet may not reflect the most current specifications. for the latest package outline info rmation go to www.maxim-ic.com/packages .)


▲Up To Search▲   

 
Price & Availability of MAX1213NEGKD

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X